## "SoC architectures and FPGA prototyping"

## Lab 8 (optional) - Adding HEX5..HEXO peripheral to the Lab4 SoC

In the lab 4 you have developed a peripheral that allowed controlling the LEDR[7]..LEDR[0] and read switches SW[9]..SW[0] on the DE10-Lite FPGA board by amending the LED2AHB.v module.

In the previous labs we also used the HEX5..HEX0 displays.

This lab is lightly structured, and you need to create another module (probably it will be better to start from the copy of the LED2AHB.v module) that will enable controlling all the a.m. segments. You will need to map this peripheral to some unused address space and write a C code to set **the last 6 digits of your student ID number** (the example development displays the Christmas date as 24.12.21).

A good discussion regarding the SoC that you have implemented, and how to start with the lab 8 is discussed in the recording shown below from 00:58:30 – 01:40:00:



01:14:00 - 01:22:00 – specifically relates to modification of the AHB2LED. However, I used all the 32 bits for the comparison that was inefficient. In fact, the address decoder already enabled the module for all the 16 MB of addresses, and there is no need to check the address bits [31:24] again. Moreover, we are not going to have 16 M separate byte registers thus we can decode the address in an easier way. I described the easier way below.

Light structure of what to do:

- 1. Copy your complete lab 4 folder and rename the copy to Lab\_8.
- 2. Top module AHBLITE\_SYS.sv:
- add HEX5..HEX0 ports to the module (with the correct directions and widths)
- because we use wildcard .\* when instantiate the AHB2LED module, it is not necessary to do any other amendments provided that you use names HX%..HEX0 in the AHB2LED.v module.

## 3. Module AHB2LED.v:

- add HEX5..HEX0 ports to the module (with the correct directions and widths)
- add registers with the correct width for holding data to be displayed, one for each display (we need registers as we want the displayed data to remain visible until changed; the other reason is that we are to update these in a procedural block);
- add rHADDR register for sampling the 32 bit HADDR address at the address phase, and use non-blocking assignment to populate it at the address phase;
- below you can see the code for the data phase where I blanked some lines that you need to restore (18 lines altogether, namely 6 lines for RESET to light up all the HEX segments, 6 lines to write the data coming from the Cortex-M0 to the appropriate register thus making a demultiplexer see appendix for details, 6 lines to drive the HEXes from the associated registers)



Here I needed to exercise the address allocation for the SoC – decide which addresses will be used for which registers. I decided to start from the addresses of the HEXes (HEXO to be 0x5000\_0000, HEX1 to be 0x5000\_0001 etc). The address for the rLED became 0x5000\_0006. As we need to distinguish among 7 registers, I only use 3 LSB of the rHADDR in the code (rHADDR[2:0]), leaving address space for one more register. If the number of the registers exceeds 8, one will need to start using more bits from the address to distinguish among these registers.

(Line 90 works irrespectively of the of the HADDR bits. Therefore reading from any address in the 16 MB space 0x5000 0000 .. 0x50FF FFFF will get the SW status to the CPU.)

The schematic diagram for the developed HDL code was produced by the Quartuses' RTL viewer:



I outlined the elements added compared to the original AHB2LED module.

- A the register to sample the address bus at the address phase
- B decoder to select one out of the seven register depending on the bits [2:0] of the sampled address
- C multiplexers that either supply the data from the AHB-lite write data bus (HWDATA) or connect the D flip flop register to its own output thus the stored data is written back at each clock cycle. (One extra multiplexer needs to be used for the rLED. That is because in the original version it was the only register to write to therefore there was no need for the decoder and multiplexer.)
- D the registers to keep external hardware controlled when the CPU processes other data

The application programmer will require this information in order to operate the HEXes appropriately. For your information I provide the code that was written for this addressing convention:

```
main.c
       #include <stdint.h>
#define AHB_LED_BASE
                                                        (uint8_t*) 0x50000000 // address of the LED peripheral in the SoC
  4 ☐ int main(void) {
          uint8_t *ptr = AHB_LED_BASE; // pointer to the LED peripheral location
         while (1) {
  tmp = *ptr;
10
11
                                                               // read the value of all the switches; and address within 16 MB is valid
             // subsequent byte addresses constants from the lab 3_3, C de (ptr+0) = 0xF9; // for displying '1' on HEX0 8'b1111001

*(ptr+1) = 0xA4; // for displying '2' on HEX1 8'b10100100 + (ptr+2) = 0x24; // for displying '2' on HEX2 8'b10100100 + leading zero for .

*(ptr+3) = 0xF9; // for displying '1' on HEX3 8'b11111001

*(ptr+4) = 0x19; // for displying '4' on HEX4 8'b10011001 + leading zero for .

*(ptr+5) = 0xA4; // for displying '2' on HEX5 8'b10100100
12
                                                                                                                        constants from the lab 3_3, C does not accepts binary
14
15
16
17
18
19
20
                                                              // write back SWs to the LEDRs, could do simply *(ptr+6) = *ptr;
              *(ptr+6) = tmp;
22
23
      1
24
```

(The complete project with the compiled **code**. **hex** and converted **code**. **mif** files are provided on BB.)

If you keep addressing of the registers the same as I did, this code will work on your SoC like shown below



A device that connects one input to one out of many outputs

Example <a href="https://www.electronics-tutorials.ws/combination/comb">https://www.electronics-tutorials.ws/combination/comb</a> 3.html

## **Demultiplexer Output Line Selection**



Please note that such a diagram is incomplete because the non-selected outputs are not driven at all, which is a design mistake. In practice all the outputs should be weakly pulled up or down, or, better and implementable in an FPGA, has registers that will keep an old value when this particular output is not connected to the input.

A Verilog module for an 8 bits synchronous demux 1:4 like above might be described as: